Area-Efficient Selective Multi-Threshold CMOS Design Methodology for Standby Leakage Power Reduction

Takeshi Kitahara, Naoyuki Kawabe, Fumihiro Minami, Katsuhiro Seta, Toshiyuki Furusawa. Area-Efficient Selective Multi-Threshold CMOS Design Methodology for Standby Leakage Power Reduction. In 2005 Design, Automation and Test in Europe Conference and Exposition (DATE 2005), 7-11 March 2005, Munich, Germany. pages 646-647, IEEE Computer Society, 2005. [doi]

References

No references recorded for this publication.

Cited by

No citations of this publication recorded.