RISC-V Half Precision Floating Point Instruction Set Extensions and Co-processor

Aneesh Raveendran, Sandra Jean, J. Mervin, D. Vivian, A. David Selvakumar. RISC-V Half Precision Floating Point Instruction Set Extensions and Co-processor. In Anirban Sengupta, Sudeb Dasgupta, Virendra Singh, Rohit Sharma, Santosh Kumar Vishvakarma, editors, VLSI Design and Test - 23rd International Symposium, VDAT 2019, Indore, India, July 4-6, 2019, Revised Selected Papers. Volume 1066 of Communications in Computer and Information Science, pages 482-495, Springer, 2019. [doi]

Abstract

Abstract is missing.