A 17 × 69 bit multiply and add unit with redundant binary feedback and single cycle latency

W. S. Briggs, David W. Matula. A 17 × 69 bit multiply and add unit with redundant binary feedback and single cycle latency. In Earl E. Swartzlander Jr., Mary Jane Irwin, Graham A. Jullien, editors, 11th Symposium on Computer Arithmetic, 29 June - 2 July 1993, Windsor, Canada, Proceedings. pages 163-170, IEEE Computer Society/, 1993. [doi]

@inproceedings{BriggsM93,
  title = {A 17 × 69 bit multiply and add unit with redundant binary feedback and single cycle latency},
  author = {W. S. Briggs and David W. Matula},
  year = {1993},
  doi = {10.1109/ARITH.1993.378096},
  url = {http://dx.doi.org/10.1109/ARITH.1993.378096},
  researchr = {https://researchr.org/publication/BriggsM93},
  cites = {0},
  citedby = {0},
  pages = {163-170},
  booktitle = {11th Symposium on Computer Arithmetic, 29 June - 2 July 1993, Windsor, Canada, Proceedings},
  editor = {Earl E. Swartzlander Jr. and Mary Jane Irwin and Graham A. Jullien},
  publisher = {IEEE Computer Society/},
  isbn = {0-8186-3862-1},
}