Mixed arithmetic architecture: a solution to the iteration bound for resource efficient FPGA and CPLD recursive digital filters

J. Living, Bashir M. Al-Hashimi. Mixed arithmetic architecture: a solution to the iteration bound for resource efficient FPGA and CPLD recursive digital filters. In International Symposium on Circuits and Systems (ISCAS 1999), May 30 - June 2, 1999, Orlando, Florida, USA. pages 478-481, IEEE, 1999. [doi]

Authors

J. Living

This author has not been identified. Look up 'J. Living' in Google

Bashir M. Al-Hashimi

This author has not been identified. Look up 'Bashir M. Al-Hashimi' in Google