The following publications are possibly variants of this publication:
- Low-Power Multiple-Valued Reconfigurable VLSI Using Series-Gating Differential-Pair CircuitsNobuaki Okada, Michitaka Kameyama. mvl, 13(4-6):619-632, 2007. [doi]
- Fine-Grain Multiple-Valued Reconfigurable VLSI Using Series-Gating Differential-Pair Circuits and Its EvaluationNobuaki Okada, Michitaka Kameyama. ieicet, 91-C(9):1437-1443, 2008. [doi]
- Fine-Grain Cell Design for Multiple-Valued Reconfigurable VLSI Using a Single Differential-Pair CircuitHaque Mohammad Munirul, Michitaka Kameyama. ismvl 2006: 13 [doi]
- Logic-In-Control-Architecture-Based Reconfigurable VLSI Using Multiple-Valued Differential-Pair CircuitsNobuaki Okada, Michitaka Kameyama. ieicet, 93-D(8):2126-2133, 2010. [doi]
- A Multiple-Valued Reconfigurable VLSI Architecture Using Binary-Controlled Differential-Pair CircuitsXu Bai, Michitaka Kameyama. ieicet, 96-C(8):1083-1093, 2013. [doi]
- Low-Power Multiple-Valued Source-Coupled Logic Circuits Using Dual-Supply Voltages for a Reconfigurable VLSIXu Bai, Michitaka Kameyama. ismvl 2013: 164-169 [doi]