Development of low-complexity all-digital frequency locked loop as 500 MHz reference clock generator for field-programmable gate array

Sigit Yuwono, Seok-Kyun Han, Giwan Yoon, Han-Jin Cho, Sang-Gug Lee. Development of low-complexity all-digital frequency locked loop as 500 MHz reference clock generator for field-programmable gate array. IET Circuits, Devices & Systems, 8(2):73-81, 2014. [doi]

Authors

Sigit Yuwono

This author has not been identified. Look up 'Sigit Yuwono' in Google

Seok-Kyun Han

This author has not been identified. Look up 'Seok-Kyun Han' in Google

Giwan Yoon

This author has not been identified. Look up 'Giwan Yoon' in Google

Han-Jin Cho

This author has not been identified. Look up 'Han-Jin Cho' in Google

Sang-Gug Lee

This author has not been identified. Look up 'Sang-Gug Lee' in Google