Validated 90nm CMOS Technology Platform with Low-k Copper Interconnects for Advanced System-on-Chip (SoC)

T. Devoivre, M. Lunenborg, C. Julien, J.-P. Carrere, P. Ferreira, W. J. Toren, A. VandeGoor, P. Gayet, T. Berger, O. Hinsinger, P. Vannier, Y. Trouiller, Y. Rody, P.-J. Goirand, R. Palla, I. Thomas, F. Guyader, D. Roy, B. Borot, N. Planes, S. Naudet, F. Pico, D. Duca, F. Lalanne, D. Heslinga, M. Haond. Validated 90nm CMOS Technology Platform with Low-k Copper Interconnects for Advanced System-on-Chip (SoC). In 10th IEEE International Workshop on Memory Technology, Design, and Testing (MTDT 2002), 10-12 July 2002, Isle of Bendor, France. pages 157-162, IEEE Computer Society, 2002. [doi]

@inproceedings{DevoivreLJCFTVGBHVTRGPTGRBPNPDLHH02,
  title = {Validated 90nm CMOS Technology Platform with Low-k Copper Interconnects for Advanced System-on-Chip (SoC)},
  author = {T. Devoivre and M. Lunenborg and C. Julien and J.-P. Carrere and P. Ferreira and W. J. Toren and A. VandeGoor and P. Gayet and T. Berger and O. Hinsinger and P. Vannier and Y. Trouiller and Y. Rody and P.-J. Goirand and R. Palla and I. Thomas and F. Guyader and D. Roy and B. Borot and N. Planes and S. Naudet and F. Pico and D. Duca and F. Lalanne and D. Heslinga and M. Haond},
  year = {2002},
  url = {http://csdl.computer.org/comp/proceedings/mtdt/2002/1617/00/16170157abs.htm},
  tags = {C++},
  researchr = {https://researchr.org/publication/DevoivreLJCFTVGBHVTRGPTGRBPNPDLHH02},
  cites = {0},
  citedby = {0},
  pages = {157-162},
  booktitle = {10th IEEE International Workshop on Memory Technology, Design, and Testing (MTDT 2002), 10-12 July 2002, Isle of Bendor, France},
  publisher = {IEEE Computer Society},
  isbn = {0-7695-1617-3},
}