Variation Resilient Low-Power Circuit Design Methodology using On-Chip Phase Locked Loop

Kunhyuk Kang, Kee-Jong Kim, Kaushik Roy. Variation Resilient Low-Power Circuit Design Methodology using On-Chip Phase Locked Loop. In Proceedings of the 44th Design Automation Conference, DAC 2007, San Diego, CA, USA, June 4-8, 2007. pages 934-939, IEEE, 2007. [doi]

No reviews for this publication, yet.