A 16MHz BW 75dB DR CT ΔΣ ADC compensated for more than one cycle excess loop delay

Vikas Singh, Nagendra Krishnapura, Shanthi Pavan, Baradwaj Vigraham, Nimit Nigania, Debasish Behera. A 16MHz BW 75dB DR CT ΔΣ ADC compensated for more than one cycle excess loop delay. In Rakesh Patel, Tom Andre, Aurangzeb Khan, editors, 2011 IEEE Custom Integrated Circuits Conference, CICC 2011, San Jose, CA, USA, Sept. 19-21, 2011. pages 1-4, IEEE, 2011. [doi]

@inproceedings{SinghKPVNB11,
  title = {A 16MHz BW 75dB DR CT ΔΣ ADC compensated for more than one cycle excess loop delay},
  author = {Vikas Singh and Nagendra Krishnapura and Shanthi Pavan and Baradwaj Vigraham and Nimit Nigania and Debasish Behera},
  year = {2011},
  doi = {10.1109/CICC.2011.6055291},
  url = {http://dx.doi.org/10.1109/CICC.2011.6055291},
  researchr = {https://researchr.org/publication/SinghKPVNB11},
  cites = {0},
  citedby = {0},
  pages = {1-4},
  booktitle = {2011 IEEE Custom Integrated Circuits Conference, CICC 2011, San Jose, CA, USA, Sept. 19-21, 2011},
  editor = {Rakesh Patel and Tom Andre and Aurangzeb Khan},
  publisher = {IEEE},
  isbn = {978-1-4577-0222-8},
}