A 160 ns 54 bit CMOS division implementation using self-timing and symmetrically overlapped SRT stages

Ted E. Williams, Mark A. Horowitz. A 160 ns 54 bit CMOS division implementation using self-timing and symmetrically overlapped SRT stages. In 10th IEEE Symposium on Computer Arithmetic, ARITH 1991, Grenoble, France, June 26-28, 1991. pages 210-217, IEEE, 1991. [doi]

Authors

Ted E. Williams

This author has not been identified. Look up 'Ted E. Williams' in Google

Mark A. Horowitz

This author has not been identified. Look up 'Mark A. Horowitz' in Google