Journal: VLSI Signal Processing

Volume 31, Issue 2

75 -- 76Michael J. Schulte, Graham A. Jullien. Guest Editorial
77 -- 89Ohsang Kwon, Kevin J. Nowka, Earl E. Swartzlander Jr.. A 16-Bit by 16-Bit MAC Design Using Fast 5: 3 Compressor Cells
91 -- 100H. Safiri, Majid Ahmadi, Graham A. Jullien, William C. Miller. A New Algorithm for the Elimination of Common Subexpressions in Hardware Implementation of Digital Filters by Using Genetic Programming
101 -- 116William L. Freking, Keshab K. Parhi. Performance-Scalable Array Architectures for Modular Multiplication
117 -- 126Holger Blume, Hans-Martin Blüthgen, Christiane Henning, Patrick Osterloh, Tobias G. Noll. Embedding of Dedicated High-Performance ASICs into Reconfigurable Systems Providing Additional Multimedia Functionality
127 -- 142Robert Schreiber, Shail Aditya, Scott A. Mahlke, Vinod Kathail, B. Ramakrishna Rau, Darren C. Cronquist, Mukund Sivaraman. PICO-NPA: High-Level Synthesis of Nonprogrammable Hardware Accelerators
143 -- 156Sridhar Rajagopal, Srikrishna Bhashyam, Joseph R. Cavallaro, Behnaam Aazhang. Efficient VLSI Architectures for Multiuser Channel Estimation in Wireless Base-Station Receivers
157 -- 171Mladen Berekovic, Peter Pirsch, Thorsten Selinger, Kai-Immo Wels, Carolina Miro, Anne Lafage, Christoph Heer, Giovanni Ghigo. Architecture of an Image Rendering Co-Processor for MPEG-4 Visual Compositing
173 -- 184Wael M. Badawy, Magdy Bayoumi. A Multiplication-Free Algorithm and A Parallel Architecture for Affine Transformation