Increasing minimum operating voltage (V::DDmin::) with number of CMOS logic gates and experimental verification with up to 1Mega-stage ring oscillators

Taro Niiyama, Piao Zhe, Koichi Ishida, Masami Murakata, Makoto Takamiya, Takayasu Sakurai. Increasing minimum operating voltage (V::DDmin::) with number of CMOS logic gates and experimental verification with up to 1Mega-stage ring oscillators. In Vijaykrishnan Narayanan, C. P. Ravikumar, Jörg Henkel, Ali Keshavarzi, Vojin G. Oklobdzija, Barry M. Pangrle, editors, Proceedings of the 2008 International Symposium on Low Power Electronics and Design, 2008, Bangalore, India, August 11-13, 2008. pages 117-122, ACM, 2008. [doi]

@inproceedings{NiiyamaPIMTS08,
  title = {Increasing minimum operating voltage (V::DDmin::) with number of CMOS logic gates and experimental verification with up to 1Mega-stage ring oscillators},
  author = {Taro Niiyama and Piao Zhe and Koichi Ishida and Masami Murakata and Makoto Takamiya and Takayasu Sakurai},
  year = {2008},
  doi = {10.1145/1393921.1393952},
  url = {http://doi.acm.org/10.1145/1393921.1393952},
  tags = {logic},
  researchr = {https://researchr.org/publication/NiiyamaPIMTS08},
  cites = {0},
  citedby = {0},
  pages = {117-122},
  booktitle = {Proceedings of the 2008 International Symposium on Low Power Electronics and Design, 2008, Bangalore, India, August 11-13, 2008},
  editor = {Vijaykrishnan Narayanan and C. P. Ravikumar and Jörg Henkel and Ali Keshavarzi and Vojin G. Oklobdzija and Barry M. Pangrle},
  publisher = {ACM},
  isbn = {978-1-60558-109-5},
}