A statistical gate delay model for intra-chip and inter-chip variabilities

Ken-ichi Okada, Kento Yamaoka, Hidetoshi Onodera. A statistical gate delay model for intra-chip and inter-chip variabilities. In Hiroto Yasuura, editor, Proceedings of the 2003 Asia and South Pacific Design Automation Conference, ASP-DAC '03, Kitakyushu, Japan, January 21-24, 2003. pages 31-36, ACM, 2003. [doi]

Authors

Ken-ichi Okada

This author has not been identified. Look up 'Ken-ichi Okada' in Google

Kento Yamaoka

This author has not been identified. Look up 'Kento Yamaoka' in Google

Hidetoshi Onodera

This author has not been identified. Look up 'Hidetoshi Onodera' in Google