Journal: VLSI Signal Processing

Volume 16, Issue 2-3

113 -- 116Eby G. Friedman. High Performance Clock Distribution Networks
117 -- 130Luca Benini, Patrick Vuillod, Alessandro Bogliolo, Giovanni De Micheli. Clock Skew Optimization for Peak Current Reduction
131 -- 147Hong-Yean Hsieh, Wentai Liu, Paul D. Franzon, Ralph K. Cavin III. Clocking Optimization and Distribution in Digital Systems with Scheduled Skews
149 -- 161José Luis Neves, Eby G. Friedman. Buffered Clock Tree Synthesis with Non-Zero Clock Skew Scheduling for Increased Tolerance to Process Parameter Variations
163 -- 179Joe G. Xi, Wayne Wei-Ming Dai. Useful-Skew Clock Routing with Gate Sizing for Low Power Design
181 -- 189Shantanu Ganguly, Daksh Lehther, Satyamurthy Pullela. Clock Distribution Methodology for PowerPC:::TM::: Microprocessors
191 -- 198David J. Hathaway, Rafik R. Habra, Erich C. Schanzenbach, Sara J. Rothman. Circuit Placement, Chip Optimization, and Wire Routing for IBM IC Technology
199 -- 215Andrew B. Kahng, Chung-Wen Albert Tsao. Practical Bounded-Skew Clock Routing
217 -- 224Keith M. Carrig, Albert M. Chu, Frank D. Ferraiolo, John G. Petrovick, P. Andrew Scott, Richard J. Weiss. A Clock Methodology for High-Performance Microprocessors
225 -- 246Stuart K. Tewksbury, Lawrence A. Hornak. Optical Clock Distribution in Electronic Systems
247 -- 276Kris Gaj, Eby G. Friedman, Marc J. Feldman. Timing of Multi-Gigahertz Rapid Single Flux Quantum Digital Circuits