A 6.4 Gb/s source synchronous receiver core with variable offset equalizer in 65nm CMOS

Kunzhi Yu, Xuqiang Zheng, Ke Huang, Ma Xuan, Ziqiang Wang, Chun Zhang, Zhihua Wang. A 6.4 Gb/s source synchronous receiver core with variable offset equalizer in 65nm CMOS. In 2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013, Hsinchu, Taiwan, April 22-24, 2013. pages 1-4, IEEE, 2013. [doi]

Abstract

Abstract is missing.