Journal: IEEE Design & Test of Computers

Volume 17, Issue 3

6 -- 0Yervant Zorian. Wider Coverage
12 -- 14Scott Davidson, Justin E. Harlow III. Guest Editors Introduction: Benchmarking for Design and Test
15 -- 17Justin E. Harlow III. Overview of Popular Benchmark Sets
18 -- 21Rohit Kapur, Cy Hay, Thomas W. Williams. The Mutating Metric for Benchmarking Test
22 -- 32Giulio Gorla, Eduard Moser, Wolfgang Nebel, Eugenio Villar. System Specification Experiments on a Common Benchmark
34 -- 42Chouki Aktouf, Hérvé Fleury, Chantal Robach. Inserting Scan at the Behavioral Level
44 -- 53Fulvio Corno, Matteo Sonza Reorda, Giovanni Squillero. RT-Level ITC 99 Benchmarks and First ATPG Results
54 -- 59Luis Basto. First Results of ITC 99 Benchmark Circuits
60 -- 71Sujit Dey, Debashis Panigrahi, Li Chen, Clark N. Taylor, Krishna Sekar, Pablo Sanchez. Using a Soft Core in a SoC Design: Experiences with picoJava
72 -- 77Chien-Nan Jimmy Liu, Jing-Yang Jou. An Automatic Controller Extractor for HDL Descriptions at the RTL
78 -- 85Axel Jantsch, Shashi Kumar, Ahmed Hemani. A Metamodel for Studying Concepts in Electronic System Design
86 -- 94Rolf Clauberg, Peter Buchmann, Andreas Herkersdorf, David J. Webb. Design Methodology for a Large Communication Chip
95 -- 105Mauro Bertacchi, Alessandro De Gloria, Daniele Grosso, Mauro Olivieri. Semicustom Design of an IEEE 1394-Compliant Reusable IC Core
106 -- 115Pramodchandran N. Variyam, Abhijit Chatterjee. Digital-Compatible BIST for Analog Circuits Using Transient Response Sampling
116 -- 124Seung H. Hwang, Gwan S. Choi. A Reliability Testing Environment for Off-the-Shelf Memory Subsystems
126 -- 132. A D&T Roundtable: Test Resource Partitioning
133 -- 135. Panel Summaries
136 -- 137Mukund Modi. TTTC Reports on Recent Standards Activities
142 -- 144Franc Brglez. The Scientific Method and Design and Test