Journal: IEEE Trans. VLSI Syst.

Volume 16, Issue 6

609 -- 610Diana Marculescu, Jörg Henkel. Guest Editorial Special Section on Low-Power Electronics and Design
611 -- 619Dongsheng Ma, Feng Luo. Robust Multiple-Phase Switched-Capacitor DC-DC Power Converter With Digital Interleaving Regulation Scheme
620 -- 627Hidehiro Fujiwara, Koji Nii, Hiroki Noguchi, Junichi Miyakoshi, Yuichiro Murachi, Yasuhiro Morita, Hiroshi Kawaguchi, Masahiko Yoshimoto. Novel Video Memory Reduces 45 of Bitline Power Using Majority Logic and Data-Bit Reordering
628 -- 638Elham Safi, Andreas Moshovos, Andreas G. Veneris. L-CBF: A Low-Power, Fast Counting Bloom Filter Architecture
639 -- 649Ashutosh Chakraborty, Karthik Duraisami, Ashoka Visweswara Sathanur, Prassanna Sithambaram, Luca Benini, Alberto Macii, Enrico Macii, Massimo Poncino. Dynamic Thermal Clock Skew Compensation Using Tunable Delay Buffers
650 -- 661Deniz Balkan, Joseph J. Sharkey, Dmitry Ponomarev, Kanad Ghose. Selective Writeback: Reducing Register File Pressure and Energy Consumption
662 -- 672Wonbok Lee, Kimish Patel, Massoud Pedram. GOP-Level Dynamic Thermal Management in MPEG-2 Decoding
673 -- 677Prashant Singh, Jae-sun Seo, David Blaauw, Dennis Sylvester. Self-Timed Regenerators for High-Speed and Low-Power On-Chip Global Interconnect
677 -- 682Jianwei Zhang, Yizheng Ye, Bin-Da Liu. A Current-Recycling Technique for Shadow-Match-Line Sensing in Content-Addressable Memories
683 -- 692Azadeh Davoodi, Ankur Srivastava. Variability Driven Gate Sizing for Binning Yield Optimization
693 -- 706Juan Carlos Baraza, Joaquin Gracia, Sara Blanc, Daniel Gil, Pedro J. Gil. Enhancement of Fault Injection Techniques Based on the Modification of VHDL Code
707 -- 713Rohit Singhal, Gwan Choi, Rabi N. Mahapatra. Data Handling Limits of On-Chip Interconnects
714 -- 724Chong Zhao, Yi Zhao, Sujit Dey. Intelligent Robustness Insertion for Optimal Transient Error Tolerance Improvement in VLSI Circuits
725 -- 732Zaid Al-Ars, Said Hamdioui, Georgi Gaydadjiev, Stamatis Vassiliadis. Test Set Development for Cache Memory in Modern Microprocessors
733 -- 744Alastair M. Smith, George A. Constantinides, Peter Y. K. Cheung. Integrated Floorplanning, Module-Selection, and Architecture Generationfor Reconfigurable Devices
745 -- 754Kaveh Shakeri, James D. Meindl. Accelerated Modeling of Massively Coupled RLC Interconnects Using the Relative Inductance Extraction Method
755 -- 765Ying-Yen Chen, Jing-Jia Liou. Diagnosis Framework for Locating Failed Segments of Path Delay Faults
766 -- 770Sampo Tuuna, Li-Rong Zheng, Jouni Isoaho, Hannu Tenhunen. Modeling of On-Chip Bus Switching Current and Its Impact on Noise in Power Supply Grid
770 -- 774Shizhong Mei. Timing Jitter and Power Spectral Density of Random Walk Noise in VCO
774 -- 779Mohamed Anane, Hamid Bessalah, Mohamed Issad, Nadjia Anane, Hassen Salhi. Higher Radix and Redundancy Factor for Floating Point SRT Division