Journal: IEEE Trans. VLSI Syst.

Volume 1, Issue 4

398 -- 407Raghu Sastry, N. Ranganathan, Horst Bunke. VLSI architectures for polygon recognition
408 -- 414Anna Antola, Alberto Avai, Luca Breveglieri. Modular design methodologies for image processing architectures
415 -- 422Dinesh Somasekhar, V. Visvanathan. A 230-MHz half-bit level pipelined multiplier using true single-phase clocking
423 -- 431Abhijit Chatterjee, Rabindra K. Roy, Manuel A. d Abreu. Greedy hardware optimization for linear digital circuits using number splitting and refactorization
432 -- 440Patrick C. McGeer, Jagesh V. Sanghavi, Robert K. Brayton, Alberto L. Sangiovanni-Vincentelli. ESPRESSO-SIGNATURE: a new exact minimizer for logic functions
441 -- 445Vinaya Kumar Singh, A. A. Diwan. A heuristic for decomposition in multilevel logic optimization
446 -- 452W. K. Al-Assadi, Yashwant K. Malaiya, Anura P. Jayasumana. Faulty behavior of storage elements and its effects on sequential circuits
453 -- 461Soumitra Bose, Prathima Agrawal, Vishwani D. Agrawal. Path delay fault simulation of sequential circuits
462 -- 472Siddharth Bhingarde, Anand Panyam, Naveed A. Sherwani. Middle terminal cell models for efficient over-the-cell routing in high-performance circuits
473 -- 481Ed P. Huijbregts, Jochen A. G. Jess. General gate array routing using a k-terminal net routing algorithm with failure prediction
482 -- 490K. S. V. Gopalarao, Purnendu K. Mozumder, Duane S. Boning. An integrated technology CAD system for process and device designers
491 -- 502Robert Michael Owens, Thomas P. Kelliher, Mary Jane Irwin, Mohan Vishwanath, Raminder Singh Bajwa, W. L. Yang. The design and implementation of the Arithmetic Cube II, a VLSI signal processing system
503 -- 513Kaushik Roy, S. C. Prasad. Circuit activity based logic synthesis for low power reliable operations
514 -- 525K. De, P. Banerjee. PREST: a system for logic partitioning and resynthesis for testability
526 -- 536Dimitrios Kagaris, Spyros Tragoudas. Cost-effective LFSR synthesis for optimal pseudoexhaustive BIST test sets
537 -- 545D. Das, Sharad C. Seth, Vishwani D. Agrawal. Accurate computation of field reject ratio based on fault latency
546 -- 558D. D. Sharma, Fred J. Meyer, Dhiraj K. Pradhan. Yield optimization of modular and redundant multimegabit RAMs: a study of effectiveness of coding versus static redundancy using the center-satellite model
559 -- 562David C. Blight, Robert D. McLeod. An adaptive message passing environment for water scale systems
562 -- 566R. Varadarajan, F. Augustine. Efficient time-space mappings of nested loops onto multidimensional systolic arrays with a flexible buffer scheme
566 -- 571C. Bachelu, Martin Lefebvre. A study of the use of local interconnect in CMOS leaf cell design
571 -- 575C. Ying, J. Gu. Automated pin grid array package routing on multilayer ceramic substrates