Journal: VLSI Signal Processing

Volume 11, Issue 3

195 -- 211Giuseppe Caire, Javier Ventura-Traveset, J. Murphy, S. Y. Kung. Parallel and pipelined VLSI implementation of a staged decoder for BCM signals
229 -- 244Kazuhito Ito, Keshab K. Parhi. Determining the minimum iteration period of an algorithm
245 -- 262Qutaibah M. Malluhi, Magdy A. Bayoumi, T. R. N. Rao. Tree-based special-purpose Array architectures for neural computing
263 -- 271Dusan Caf, David J. Evans. A fast solution of banded circulant systems
273 -- 280Chen-Yi Lee, Jer-Min Tsai. A shift register architecture for high-speed data sorting

Volume 11, Issue 1-2

5 -- 6Magdy A. Bayoumi. Introduction
9 -- 19Catherine H. Gebotys. An optimal methodology for synthesis of DSP multichip architectures
21 -- 34Sati Banerjee, Paul M. Chau, Ronald D. Fellman. Rapid prototyping methodology for multiprocessor implementation of digital signal processing systems
35 -- 50Hyeong-Kyo Kim, Thomas P. Barnwell. A design synthesis system for recursive DSP algorithms represented by fully specified flow graphs
51 -- 74Mirjam Schönfeld, Jens Franzen, Markus Schwiegershausen, Peter Pirsch, Uwe Vehlies, Andreas Münzner. The LISA design environment for the synthesis of array processors including memories for the data transfer and fault tolerance by reconfiguration and coding techniques
75 -- 96Ching-Yi Wang, Keshab K. Parhi. Resource-constrained loop list scheduler for DSP algorithms
97 -- 112Marc Pauwels, Gert Goossens, Francky Catthoor, Hugo De Man. Formalisation of multi-precision arithmetic for high-level synthesis of DSP architectures
113 -- 131Yoav Yaacoby, Peter R. Cappello. Converting affine recurrence equations to quasi-uniform recurrence equations
133 -- 150Yin-Tsung Hwang, Yu Hen Hu. A unified partitioning and scheduling scheme for mapping multi-stage regular iterative algorithms onto processor arrays
151 -- 168Michael Ogbonna Esonu, Asim J. Al-Khalili, Salim Hariri, Dhamin Al-Khalili. Design techniques for fault-tolerant systolic arrays
169 -- 187Nam Ling. A special purpose formal verifier for systolic designs in DSP applications